# Asynchronous FIFO Verilog Project

### AYUSH YADAV

# 1 Introduction

A First In, First Out (FIFO) memory is a type of buffer or queue that stores data in the order they are written and allows for reading in the same order. An asynchronous FIFO is used to transfer data between two clock domains that may have different clock frequencies. This document describes the implementation of an asynchronous FIFO using Verilog.



Figure 1: Asynchronous FIFO

# 2 Verilog Code

The following Verilog code implements an asynchronous FIFO with parameterizable data width and address width.

```
// Read enable
      input wire rd_en,
7
      input wire [DATA_WIDTH-1:0] din, // Data input
      output reg [DATA_WIDTH-1:0] dout, // Data output
9
                                     // FIFO full flag
10
      output reg full,
                                     // FIFO empty flag
11
      output reg empty
12 );
13
      localparam DEPTH = 1 << ADDR_WIDTH; // FIFO depth</pre>
14
15
      // FIFO memory
16
      reg [DATA_WIDTH-1:0] mem [0:DEPTH-1];
17
18
      // Write and read pointers
19
      reg [ADDR_WIDTH:0] wr_ptr = 0;
20
      reg [ADDR_WIDTH:0] rd_ptr = 0;
21
22
      // Gray-coded pointers for synchronization
23
      reg [ADDR_WIDTH:0] wr_ptr_gray = 0;
24
      reg [ADDR_WIDTH:0] rd_ptr_gray = 0;
      reg [ADDR_WIDTH:0] wr_ptr_gray_sync1 = 0;
26
      reg [ADDR_WIDTH:0] wr_ptr_gray_sync2 = 0;
27
      reg [ADDR_WIDTH:0] rd_ptr_gray_sync1 = 0;
28
      reg [ADDR_WIDTH:0] rd_ptr_gray_sync2 = 0;
29
      // Write operation
31
      always @(posedge wr_clk or posedge rst) begin
32
           if (rst) begin
33
               wr_ptr <= 0;
34
               wr_ptr_gray <= 0;</pre>
35
               full <= 0;
36
           end else if (wr_en && !full) begin
37
               mem[wr_ptr[ADDR_WIDTH-1:0]] <= din;</pre>
               wr_ptr <= wr_ptr + 1;</pre>
39
               wr_ptr_gray <= (wr_ptr >> 1) ^ wr_ptr; //
40
                   Convert to Gray code
           end
41
      \verb"end"
42
43
      // Read operation
44
      always @(posedge rd_clk or posedge rst) begin
45
           if (rst) begin
46
               rd_ptr <= 0;
47
               rd_ptr_gray <= 0;</pre>
48
               empty <= 1;</pre>
49
           end else if (rd_en && !empty) begin
               dout <= mem[rd_ptr[ADDR_WIDTH-1:0]];</pre>
               rd_ptr <= rd_ptr + 1;
               rd_ptr_gray <= (rd_ptr >> 1) ^ rd_ptr; //
53
                   Convert to Gray code
           end
```

```
end
55
56
      // Synchronize write pointer to read clock domain
       always @(posedge rd_clk or posedge rst) begin
           if (rst) begin
               wr_ptr_gray_sync1 <= 0;</pre>
               wr_ptr_gray_sync2 <= 0;</pre>
61
           end else begin
               wr_ptr_gray_sync1 <= wr_ptr_gray;</pre>
63
                wr_ptr_gray_sync2 <= wr_ptr_gray_sync1;</pre>
64
           end
       end
66
67
       // Synchronize read pointer to write clock domain
68
       always @(posedge wr_clk or posedge rst) begin
69
           if (rst) begin
               rd_ptr_gray_sync1 <= 0;
71
               rd_ptr_gray_sync2 <= 0;
72
           end else begin
73
               rd_ptr_gray_sync1 <= rd_ptr_gray;</pre>
74
               rd_ptr_gray_sync2 <= rd_ptr_gray_sync1;</pre>
           end
       end
      // Full and empty flag logic
       always @(*) begin
80
           full = (wr_ptr_gray == {~rd_ptr_gray_sync2[
81
               ADDR_WIDTH: ADDR_WIDTH-1], rd_ptr_gray_sync2[
               ADDR_WIDTH -2:0]});
           empty = (rd_ptr_gray == wr_ptr_gray_sync2);
       end
85 endmodule
```

# 3 Explanation

#### 3.1 Parameters

- DATA\_WIDTH: The width of the data to be stored in the FIFO.
- ADDR\_WIDTH: The width of the address pointers, which determines the depth of the FIFO.

## 3.2 Ports

- wr\_clk: Write clock signal.
- rd\_clk: Read clock signal.

• rst: Reset signal.

• wr\_en: Write enable signal.

• rd\_en: Read enable signal.

• din: Data input.

• dout: Data output.

• full: FIFO full flag.

• **empty**: FIFO empty flag.

### 3.3 Internal Signals

• **DEPTH**: The depth of the FIFO, calculated as  $2^{ADDR\_WIDTH}$ .

• mem: The FIFO memory array.

• wr\_ptr: Write pointer.

• rd\_ptr: Read pointer.

• wr\_ptr\_gray: Gray-coded write pointer.

• rd\_ptr\_gray: Gray-coded read pointer.

- wr\_ptr\_gray\_sync1: First-stage synchronization register for the write pointer in the read clock domain.
- wr\_ptr\_gray\_sync2: Second-stage synchronization register for the write pointer in the read clock domain.
- rd\_ptr\_gray\_sync1: First-stage synchronization register for the read pointer in the write clock domain.
- rd\_ptr\_gray\_sync2: Second-stage synchronization register for the read pointer in the write clock domain.

## 3.4 Operation

The FIFO operates with separate write and read clocks. The write operation writes data to the FIFO memory if the write enable signal is high and the FIFO is not full. The read operation reads data from the FIFO memory if the read enable signal is high and the FIFO is not empty. The full and empty flags are updated accordingly. Synchronization between the two clock domains is achieved using Gray-coded pointers and two-stage synchronization registers.

#### 3.4.1 Write Operation

The write operation occurs on the positive edge of the write clock ('wr\_clk') or when the reset signal ('rst') is asserted. During a write:

- If 'rst' is high, both the write pointer ('wr\_ptr') and the Gray-coded write pointer ('wr\_ptr\_gray') are reset to 0, and the 'full' flag is cleared.
- If 'wr\_en' is high and the FIFO is not full ('full' is low), the data input ('din') is written to the memory at the position indicated by the lower bits of 'wr\_ptr', and the write pointer is incremented.
- The Gray-coded write pointer is updated to reflect the new position of the write pointer.

#### 3.4.2 Read Operation

The read operation occurs on the positive edge of the read clock ('rd\_clk') or when the reset signal ('rst') is asserted. During a read:

- If 'rst' is high, both the read pointer ('rd\_ptr') and the Gray-coded read pointer ('rd\_ptr\_gray') are reset to 0, and the 'empty' flag is set.
- If 'rd\_en' is high and the FIFO is not empty ('empty' is low), the data at the position indicated by the lower bits of 'rd\_ptr' is read from the memory and assigned to the data output ('dout'), and the read pointer is incremented.
- The Gray-coded read pointer is updated to reflect the new position of the read pointer.

#### 3.4.3 Pointer Synchronization

To ensure data integrity across different clock domains, the Gray-coded write pointer is synchronized to the read clock domain, and the Gray-coded read pointer is synchronized to the write clock domain using two-stage synchronization registers.

#### 3.4.4 Full and Empty Flag Logic

The 'full' flag is asserted when the Gray-coded write pointer equals the Gray-coded read pointer in the read clock domain, with the most significant bit inverted. The 'empty' flag is asserted when the Gray-coded read pointer equals the Gray-coded write pointer in the write clock domain.